A Novel Multiplier Using Vedic Mathematics and Booth Encoding

Srividya, B and Kumar, T (2018) A Novel Multiplier Using Vedic Mathematics and Booth Encoding. Journal of Advances in Mathematics and Computer Science, 26 (6). pp. 1-9. ISSN 24569968

[thumbnail of Srividya2662017JAMCS37931.pdf] Text
Srividya2662017JAMCS37931.pdf - Published Version

Download (1MB)

Abstract

In this paper a comparative study of multiplier is done for speed. The concept used in the proposed algorithm is the combination of “Urdhva Tiryagbhyam” algorithm and Booth encoding for performing multiplication. The “Urdhva Tiryagbhyam” algorithm is an ancient Indian Vedic mathematics, which is used for multiplication to improve the speed and area [1]. The multipliers based on the concept of Booth encoding are compact and have significantly a higher speed when compared to their non encoded counterparts [2].

The approached architecture for a multiplier uses Booth encoder, Vedic Multiplier, along with parallel adders. The coding for the proposed multiplier is carried out using the hardware descriptive language namely VHDL. Subsequently the code is simulated and synthesized using Xilinx ISE 10.1 software. This multiplier is implemented on Spartan 3 FPGA devices XC3S50- 5pq208. The performance metrics for comparing the Booth encoded multiplier and the Vedic multiplier is the speed of operation and the device utilization summary, when both the algorithms are implemented on FPGA. It has been observed that the proposed design has speed improvements as compared to the other multipliers.

Item Type: Article
Subjects: Bengali Archive > Mathematical Science
Depositing User: Unnamed user with email support@bengaliarchive.com
Date Deposited: 25 Apr 2023 11:41
Last Modified: 13 Sep 2024 07:56
URI: http://science.archiveopenbook.com/id/eprint/941

Actions (login required)

View Item
View Item